Udvidet returret til d. 31. januar 2025

Real Chip Design and Verification Using Verilog and VHDL - Ben Cohen - Bog

Bag om Real Chip Design and Verification Using Verilog and VHDL

Real Chip Design and Verification Using Verilog and VHDL addresses the practical and real aspects of logic design, processes, and verification. It incorporates a collection of FPGA and ASIC design practices, and uses Verilog and VHDL as a tool for expression of the desired architectures. This book is not intended to teach either HDL, as there are several books specifically geared toward teaching the languages. However, it provides various architectural design primitives, applications, and verification techniques, along with design methodologies and common practices.

Vis mere
  • Sprog:
  • Engelsk
  • ISBN:
  • 9781539769712
  • Indbinding:
  • Paperback
  • Sideantal:
  • 426
  • Udgivet:
  • 6. oktober 2002
  • Størrelse:
  • 216x279x22 mm.
  • Vægt:
  • 980 g.
  • 8-11 hverdage.
  • 29. november 2024
På lager

Normalpris

  • BLACK NOVEMBER

Medlemspris

Prøv i 30 dage for 45 kr.
Herefter fra 79 kr./md. Ingen binding.

Beskrivelse af Real Chip Design and Verification Using Verilog and VHDL

Real Chip Design and Verification Using Verilog and VHDL addresses the practical and real aspects of logic design, processes, and verification. It incorporates a collection of FPGA and ASIC design practices, and uses Verilog and VHDL as a tool for expression of the desired architectures. This book is not intended to teach either HDL, as there are several books specifically geared toward teaching the languages. However, it provides various architectural design primitives, applications, and verification techniques, along with design methodologies and common practices.

Brugerbedømmelser af Real Chip Design and Verification Using Verilog and VHDL



Gør som tusindvis af andre bogelskere

Tilmeld dig nyhedsbrevet og få gode tilbud og inspiration til din næste læsning.